Chip123 科技應用創新平台

 找回密碼
 申請會員

QQ登錄

只需一步,快速開始

Login

用FB帳號登入

搜索
1 2 3 4
查看: 7944|回復: 1
打印 上一主題 下一主題

6/9,16 Key Enabling Technologies for 3D IC/Si Integrations

[複製鏈接]
跳轉到指定樓層
1#
發表於 2012-5-11 10:05:16 | 只看該作者 回帖獎勵 |倒序瀏覽 |閱讀模式

101年通訊與電腦整合應用人才培訓計畫

=科管局補助2/3學費=

=歡迎點閱交大電機人才培訓班取得更多課程資訊=

特聘 ITRI Fellow 劉漢誠博士,歡迎報名

E-MAIL報名請寄: nctucnc@gmail.com

分享到:  QQ好友和群QQ好友和群 QQ空間QQ空間 騰訊微博騰訊微博 騰訊朋友騰訊朋友
收藏收藏 分享分享 頂 踩 分享分享
2#
 樓主| 發表於 2012-5-11 10:06:17 | 只看該作者

課號

RF4307

課名

Key Enabling Technologies for 3D IC / Si Integrations

授課教師

劉漢誠 John H. Lau ( ITRI Fellow of ITRI since 2010... )


* j2 L8 e. v1 N4 W. k% C

劉博士目前受聘於工業技術研究院,他已經在電子、光電和汽車產業,從事研發、製造的工作超過30年了,編寫或是合著的評論性技術文章超過250篇,撰寫的書籍超過100多個章節,同時舉行或受邀參加過230場專題研討會和演講,自1986年起,在IEEE、ASME、IPC、SMTA、ASM、NEPCON以及APEX教授電子、光電封裝等課程,深獲許多知名企業的工程師與經理人好評。 John Lau博士簡歷如下:

ITRI Fellow of Industrial Technology Research Institute since January 2010.

The visiting professor at Hong Kong University Science & Technology for one year.

*The Director of Microsystems, Modules & Components(MMC) Laboratory with Institute of Microelectronics in Singapore for 2 years.

*The senior Scientist/MTS at HP/Agilent in US for more than 25 years.

*ASME Fellow.

*IEEE Fellow since 1994.

課程大綱

The key enabling technologies for 3D IC integration are, e.g., electrical, thermal, and mechanical designs and tests, known good die (KGD), TSV (through silicon via) forming and filling, wafer thinning and handling, thin chip strength measurement and improving, lead-free microbump forming and assembly, low temperature C2W and W2W bonding, and thermal management. In this course, all these enabling technologies (except electrical) will be discussed. 3 q2 c, |$ L% B1 M

Moore's law has been the most powerful driver for the development of the microelectronic industry. This law emphasizes on lithography scaling and integration (in 2D) of all functions on a single chip, perhaps through system-on-chip (SoC). On the other hand, the integration of all these functions can be achieved through system-in-package (SiP) or, ultimately, 3D IC/Si integration, which is a very complicate subject. It involves component and system designs, FAB, packaging assembly and testing, material suppliers, and equipment suppliers. The key enabling technologies for 3D IC integration are, e.g., electrical, thermal, and mechanical designs and tests, known good die (KGD), TSV (through silicon via) forming and filling, wafer thinning and handling, thin chip strength measurement and improving, lead-free microbump forming and assembly, low temperature C2W and W2W bonding, and thermal management. In this course, all these enabling technologies (except electrical) will be discussed. Most of the materials are based on the technical papers published within the past 3 years by others and the instructor.0 D* O1 ~1 o5 C
After completing this course, you will be able to:

•Understand the state-of-the-art and trends of 3D packaging, 3D IC integration, and 3D Si integration
$ l/ S# a% j8 B$ O' O•Understand the key difference between 3D packaging and 3D IC integration
# [3 E  i- M( [! K. J& `% y•Understand the key difference between 3D IC integration and 3D Si integration 3 W1 G1 l9 Q) q( Q) f; P
•Know RoHS compliant (green) electronics products
+ F! n5 M! Y1 j6 m6 U- ?/ D$ |•Understand all important aspects of flip chip technologies
0 J- L' P' P9 B* b  j•Understand all important aspects of wafer level packaging
; e9 E* z) W' a•Understand all important aspects of 3D IC integration and WLP% _% Y( j4 x) u
•Understand the impact of TSV on 3D IC Integration and WLP, h( ]% t4 y9 F
•Understand the 5 key process steps of TSV5 z2 h4 Z4 K  ]7 ?
•Know the impacts of TSV interposers on thermal performance of SiP
: K  ~' z. S. Z0 X•Know the impacts of TSV interposers on Mechanical performance of SiP# M! q3 y+ T8 N4 G) Q* _+ s" E
•Know how to fabricate and characterize TSV interposers/chips
7 A" S. N$ M! g5 H6 E  d3 f8 M•Know how to fabricate and characterize 3D chip stacking6 z. v" e1 g/ M0 W
•Know how to fabricate and characterize lead-free solder microbumps
' W$ m7 }  }" P$ R9 `•Know how to assemble and reliability assessment of lead-free solder microbumps
5 \4 {. L; e- T•Know how to design and perform in-situ stress measurements! H5 N8 d+ x5 Y( j- S! O5 @* ^
•Know how to do wafer thinning and thin-wafer handling& a+ g( Y: i% ^  f6 r
•Know how to do lead-free low-temperature C2C, C2W, and W2W bonding ; {; Y. ~0 z! `: w) c- P
•Know how to do CMOS image sensor with TSV% e% f" }' o3 P/ @
•Know how to do 3D MEMS and IC integration
# ^+ a' P6 ~6 C4 S3 P•Know how to do 3D LED and IC integration/ i  q0 [6 y6 K$ |( Z$ L
•Know how to do thermal management of 3D IC stacking
/ M" Z; N9 i  C, p2 _( r•Integrating 3D IC integration and WLP into your SMT assembly
# i. \$ Z$ f- z- P8 p•Know the critical issues of 3D IC integration
1 w, ]" C+ ?6 D" i- j+ v! l( S* }+ ]•Know optoelectronic
" v' b5 w& }. L, `  D•Know optical PCB

建議背景

If you (students, engineers, and managers) are involved with any aspect of the electronics industry, you should attend this course. It is equally suited for R&D personals and scientists.

授課時間

9001300 14001900(附餐)

授課地點

交大工程四館824教室

課程費用

優惠價4500

報名截止日

2012-06-08
& x8 w( n5 i- _# b- f9 i
截止

授課日期

6/9,6/16(Sat)

您需要登錄後才可以回帖 登錄 | 申請會員

本版積分規則

首頁|手機版|Chip123 科技應用創新平台 |新契機國際商機整合股份有限公司

GMT+8, 2024-5-8 07:50 PM , Processed in 0.105006 second(s), 17 queries .

Powered by Discuz! X3.2

© 2001-2013 Comsenz Inc.

快速回復 返回頂部 返回列表